



# An Introduction to SystemC 1.0.x

# Bernhard Niemann Fraunhofer Institute for Integrated Circuits





### **Objectives**



#### > This tutorial offers

- > A short motivation for C based design flow
- A brief introduction to the most important SystemC 1.0.x language elements
- > A very short overview on refinement for synthesis
- > A simple example program

#### > This tutorial does not

- > provide a complete treatment of the SystemC language
- > cover system level modeling with SystemC 2.0

# **Agenda**



| Unit | Topic                        |  |
|------|------------------------------|--|
| 1    | SystemC Introduction         |  |
| 2    | Language Elements of SystemC |  |
| 3    | SystemC and Synthesis        |  |
| 4    | Simple Example               |  |
| 5    | Resources                    |  |

### **HDL Based Flow**





Problems:Written specifications are incomplete and inconsistent Translation to HDL is <u>time consuming</u> and <u>error prone</u>

### C++ Based Flow





### Can C++ be used as is?



#### > SystemC supports

- > Hardware style communication
  - > Signals, protocols, etc.
- > Notion of time
  - > Time sequenced operations.
- > Concurrency
  - > Hardware and systems are inherently concurrent, i.e. they operate in parallel.

Modeling

- > Reactivity
  - > Hardware is inherently reactive, it responds to stimuli and is in constant interaction with its environment, which requires handling of exceptions.
- > Hardware data types
  - > Bit type, bit-vector type, multi-valued logic type, signed and unsigned integer types and fixed-point types.
- > Integrated Simulation Kernel
- > All these features are not supported by C++ as is



Integrierte Schaltungen

### **SystemC Design Flow**





### **Developing SystemC - An Overview**





Integrierte Schaltungen

### **Model Structure - System Level**





# **Model Structure - Implementation Level**





## **Basic System Structure**









# **Comparison SystemC 1.0.x - VHDL**



|                 | VHDL            | SystemC                   |
|-----------------|-----------------|---------------------------|
| > Hierarchy     | entity          | module                    |
| > Connection    | port            | port                      |
| > Communication | signal          | signal                    |
| > Functionality | process         | process                   |
| > Test Bench    |                 | object orientation        |
| > System Level  |                 | channel, interface, event |
|                 |                 | abstract data types       |
| > <b>I</b> /O   | simple file I/O | C++ I/O capabilities      |



| Unit | Topic                        |  |
|------|------------------------------|--|
| 1    | SystemC Introduction         |  |
| 2    | Language Elements of SystemC |  |
| 3    | SystemC and Synthesis        |  |
| 4    | Simple Example               |  |
| 5    | Resources                    |  |

# **Agenda**



| Unit | Topic                        |                            |  |
|------|------------------------------|----------------------------|--|
| 2    | Language Elements of SystemC |                            |  |
|      | 2.1                          | Data Types                 |  |
|      | 2.1                          | Modules, Ports and Signals |  |
|      | 2.2                          | Processes                  |  |
|      | 2.3                          | Hierarchy                  |  |

### **Data Types Overview**



- > C++ built in data types may be used but are not adequate to model Hardware.
  - > long, int, short, char, unsigned long, unsigned int, unsigned short, unsigned char, float, double, long double, and bool.
- ➤ SystemC<sup>TM</sup> provides other types that are needed for System modeling.

```
> Scalar boolean types: sc_logic, sc_bit
```

> Vector boolean types: sc\_bv<length>, sc\_lv<length>

> Integer types: sc\_int<length>, sc\_uint<length>,

sc\_bigint<length>, sc\_biguint<length>

> Fixed point types: sc\_fixed, sc\_ufixed

### When to use which Data Types - 1



#### To get fast simulations, you have to choose the right data type

>use builtin C/C++ data types as much as possible

Fastest > use sc int/sc uint



- > integer with up to 64 bits
- > model arithmetic and logic operations
- >use sc bit/sc bv
  - > arbitrary length bit vector
  - > model logic operations on bit vectors
  - > two valued logic
- >use sc logic/sc lv
  - > 4 valued logic vectors
  - > model tri-state behavior



Hint: You may use a profiling tool, which tells you, how much time you spent in which function call, to control simulation speed.

### When to use which Data Types - 2



#### To get fast simulations, you have to choose the right data type

Fastest >use sc\_bigint/sc\_biguint

- Slowest
- > integer with arbitrary length
- > use to model arithmetic operations on large bit vectors
- > ineffective for logic operations
- >use sc\_fixed/sc\_ufixed
  - > arbitrary precision fixed point
  - > use to model fixed point artihmetic
  - > ineffective for logic operations



Hint: You may use a profiling tool, which tells you, how much time you spent in which function call, to control simulation speed.

### sc\_int, sc\_uint, sc\_bigint, sc\_biguint Syntax



#### Syntax:

```
sc_int<length> variable_name;
sc_uint<length> variable_name;
sc_bigint<length> variable_name;
sc_biguint<length> variable_name;
length:
```

- > Specifies the number of elements in the array
- > Must be greater than 0
- > Must be compile time constant
- > Use [] to bit select and range() to part select.
- > Rightmost is LSB(0), Leftmost is MSB (n-1)

```
sc_int<5> a; // a is a 5-bit signed integer
sc_uint<44> b; // b is a 44-bit unsigned integer
sc_bigint<5> c;
c = 13; // c gets 01101, c[4] = 0, c[3] = 1, ..., a[0] = 1
bool d;
d = c[4]; // d gets 0
d = c[3]; // d gets 1
sc_bigint<3> e;
e = c.range(3, 1); // e gets 110 - interpreted as -2
```



# **Agenda**



| Unit | Topic                        |                            |  |
|------|------------------------------|----------------------------|--|
| 2    | Language Elements of SystemC |                            |  |
|      | 2.1                          | Data Types                 |  |
|      | 2.1                          | Modules, Ports and Signals |  |
|      | 2.2                          | Processes                  |  |
|      | 2.3                          | Hierarchy                  |  |

### **Module**



- A module is a container. It is the basic building block of SystemC
  - Similar to VHDL "entity"
- Module interface in the header file (ending .h)
- Module functionality in the implementation file (ending .cpp)
- Module contains:
  - > Ports
  - > Internal signal variables
  - Internal data variables
  - Processes of different types
  - > Other methods
  - > Instances of other modules
  - Constructor





### **Module Syntax**



```
Syntax:
                                                                 SC MODULE
                                                                 ☐ Ports
   SC_MODULE(module_name) {
                                                                 □ Signals
                                                                 □ Variables
       // body of module
                                                                 □ Constructor
                                                                 □ Processes
   };
                                                                 □ Modules
                                                                 };
                                Code in header file:
EXAMPLE:
                                my_module.h
SC_MODULE(my_module) {
 // body of module
                                       Note the semicolon at the
                                       end of the module definition
```



Note: SC\_MODULE is a macro for

struct module\_name : sc\_module

### **Basic Modeling Structure**





Integrierte Schaltungen

### **Ports - Overview**



- Ports are the external interface of a module
  - > Pass information to and from a module
  - > There are three different kinds of ports
    - > input
    - > output
    - > inout
  - Ports are always bound to signals
    - exception: port-to-port binding (explained later)
  - > Ports are members of the module
  - > Each port has a data type
    - > passed as template parameter





### **Ports - Declaration**



- Ports have to be declared inside a module
  - > The direction of the port is specified by the port type

```
> input: sc_in<>
> output: sc_out<>
> inout: sc_inout<>
```

> The data type is passed as template parameter

### **Signals - Overview**



- Signals are used for communication
  - > Exchange of data in a concurrent execution semantics
    - > between modules
    - > between processes
  - There is only one kind of signal
  - > Signals always carry a value
  - > Signals need not necessarily be bound to ports
    - > may also be used for communication between processes
  - > Signals may be
    - members of a module (used for internal communication)
    - > used at top-level to connect the modules
  - > Each signal has a data type
    - passed as template parameter



SC\_MODULE
{
 □ Ports
 ☑ Signals
 □ Variables
 □ Constructor
 □ Processes
 □ Modules
};

### **Signals - Declaration**



SC MODULE

- Signals are declared inside a module or at top level
  - There is only one type of signal

```
> sc_signal<>
```

> The data type is passed as template parameter

```
{
  □ Ports
  ☑ Signals
  □ Variables
  □ Constructor
  □ Processes
  □ Modules
};
```

## **Ports and Signals - Example**



- Declaring ports and signals within a module
  - > ports and signals are data members of the module
  - > good style to declare
    - ports at the beginning of the module
    - > signals after port declaration

```
SC MODULE(module name) {
   // ports
   sc in<int> a;
   sc out<bool> b;
   sc inout<sc bit> c;
   // signals
   sc signal<int> d;
   sc_signal<char> e;
   sc signal<sc int<10> > f;
   // rest
```

```
SC MODULE
☑ Ports
☑ Signals
□ Variables
☐ Constructor
□ Processes
☐ Modules
};
```

Note: a space is required by the C++ compiler

### **Ports and Signals - Read and Write**



SC MODULE

**☑** Ports

✓ Signals□ Variables□ Constructor□ Processes

☐ Modules

**}**;

- > To read a value from a port or signal
  - > use assignment
  - > use the .read() method (recommended)
- > To write a value to a port or signal
  - > use assignment
  - > use the .write() method (recommended)
- > The usage of .read() and .write() avoids implicit type conversion, which is a source of many compile time errors

```
sc_signal<int> sig;
int a;
...
a = sig;
sig = 10;
```

```
recommended

sc_signal<int> sig;
int a;
...
a = sig.read();
sig.write(10);
```

### **Data Variables**



- > Data variables are member variables of a module
  - > any legal C/C++ and SystemC/user defined data type
  - > internal to the module
  - > should not be used outside of the module
  - > useful to store the internal state of a module
    - e.g. usage as memory

```
SC_MODULE
{
□ Ports
□ Signals
□ Variables
□ Constructor
□ Processes
□ Modules
};
```

```
Example:
SC_MODULE(count) {
    // ports & signals not shown
    int count_val; // internal data stroage
    sc_int<8> mem[512] // array of sc_int
    // Body of module not shown
};
```

### **Module Constructor**



- Each module has a constructor
  - > Called at the instantiation of the module
    - initialize internal data structure (e.g. check port-signal binding)
    - > initialize all data members of the module to a known state
  - > Instance name passed as argument
    - > useful for debugging/error reporting
  - Processes are registered inside the constructor (more later)
  - Sub-modules are instanciated inside the constructor (more later)

| SC_MODULE     |
|---------------|
| ☐ Ports       |
| □ Signals     |
| □ Variables   |
| ☑ Constructor |
| ☐ Processes   |
| ☐ Modules     |
| };            |
|               |
|               |

### **Module Constructor - Example**



```
Code in header file:
                                                                            SC MODULE
Example:
                                             module name.h
                                                                            □ Ports
                                                                            □ Signals
SC MODULE (my module) {
                                                                            □ Variables
 // Ports, internal signals, processes, other methods
                                                                            ✓ Constructor
 // Constructor
                                                                            □ Processes
                                                                            □ Modules
 SC_CTOR(my_module) {
                                                                           };
   // process registration & declarations of sensitivity lists
   // module instantiations & port connection declarations
```



# **Agenda**



| Unit | Topic                        |                            |  |
|------|------------------------------|----------------------------|--|
| 2    | Language Elements of SystemC |                            |  |
|      | 2.1                          | Data Types                 |  |
|      | 2.1                          | Modules, Ports and Signals |  |
|      | 2.2                          | Processes                  |  |
|      | 2.3                          | Hierarchy                  |  |

### **Process Properties - 1**



- > Functionality of a SystemC model is described in processes.
- > Processes are member functions of a module. They are registered to the SystemC simulation kernel.
  - > Processes are called by the simulation kernel, whenever a signal in their sensitivity list is changing.
  - > Some processes execute when called and return control to the calling function (behave like a function).
  - > Some processes are called once, and then can suspend themselves and resume execution later (behave like threads).
- > Processes are not hierarchical
  - Cannot have a process inside another process (use module for hierarchical design)



### **Process Properties - 2**



- > Processes use signals to communicate with each other.
  - Don't use global variables may cause order dependencies in code (very bad).
- Processes use timing control statements to implement synchronization and writing of signals in processes (explained later).
- > Process and signal updates follow the evaluate-update semantics of SystemC.
- > Processes are registered to the simulation kernel within the module's constructor.

| SC_MODULE {   □ Ports   □ Signals   □ Variables   □ Constructor   ☑ Processes   □ Modules }; |
|----------------------------------------------------------------------------------------------|
|----------------------------------------------------------------------------------------------|

### **SystemC Processes**



- >SC\_METHOD (sc\_async\_fprocess)
  - > process executes everything and wakes up at next event
  - > good for modeling combinational logic
  - > synchronous logic is sensitive to clock edge
- >SC\_THREAD (sc\_async\_tprocess)
  - > execution is suspended on wait() until next event
- >SC\_CTHREAD (sc\_sync\_tprocess)
  - > execution is suspended on wait() until next active clock edge
  - within one process can be only registers sensitive to one clock edge



### **Async. Function Process Characteristics**



#### **Processes**

- ☑ SC\_METHOD
- ☐ SC\_THREAD ☐ SC\_CTHREAD

- > Asynchronous Function Process <a href="mailto:scc\_method">sc\_method</a>:
  - > Is sensitive to a set of signals
    - > This set is called *sensitivity list*
    - > May be sensitive to any change on a signal
    - May be sensitive to the positive or negative edge of a boolean signal
  - > Is invoked whenever any of the inputs it is sensitive to changes.
    - > Once an asynchronous function process is invoked:
      - > Entire body of the block is executed.
      - > Instructions are executed infinitely fast (in terms of internal simulation time).
      - > Instructions are executed in order.

### **Asynchronous Function Process Usage**



- **Processes**
- ✓ SC\_METHOD□ SC THREAD
- □ SC\_CTHREAD

- > Asynchronous Function Process <a href="mailto:scienter-scient-size-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scienter-scient
  - Model combinational logic
    - > multiplexing, bit extraction, bit manipulation, arith. operations...
  - > Model sequential logic
    - > use a SC\_METHOD process sensitive to only on clock edge to update the registers
    - > use another SC\_METHOD process sensitive to all values to be read within this process to calculate new values
  - > Monitor signals as part of a testbench
  - > Use for RT level modeling
  - > Model event driven systems (architectural level)

### **Defining the Sensitivity List of a Process**



**Processes** 

✓ SC\_METHOD✓ SC THREAD

☐ SC CTHREAD

### > To define the sensitivity list for any process type use

- > sensitive with the () operator
  - > takes a single port or signal as an argument
  - > e.g. sensitive(sig1); sensitive(sig2); sensitive(sig3);
- > sensitive with stream notation (operator <<)</pre>
  - > takes an arbitrary number of arguments
  - > e.g. sensitive << sig1 << sig2 << sig3;</pre>
- > sensitive\_pos with either () or << operator</pre>
  - > defines sensitivity to positive edge of boolean signal or clock
  - > e.g. sensitive\_pos << clk;</pre>
- > sensitive\_neg with either () or << operator</pre>
  - > defines sensitivity to negative edge of boolean signal or clock
  - > e.g. sensitive\_neg << clk;



### **SC\_METHOD**



```
SC MODULE( my module ) {
 sc in clk clk;
 sc_in<bool> reset_n;
 sc in<int> in1;
 sc_in<int> in2;
 sc out<int> out1;
 sc_out<int> out2;
 sc_signal<int> sig1;
 sc_signal<int> sig2;
 int internal;
 void proc1();
 SC_CTOR( my_module ) {
  SC_METHOD( proc1 );
  sensitive << in1 << sig1;
```

## Processes ✓ SC\_METHOD □ SC\_THREAD □ SC CTHREAD



State of internal variables not preserved => expression evaluates to sig2 = in1+sig1+6 each time the process is executed.



### **Async. Thread Process Characteristics**



### > Asynchronous Thread Process SC\_THREAD:

- > Is sensitive to a set of signals
  - > This set is called *sensitivity list*
  - > May be sensitive to any change on a signal
  - > May be sensitive to the positive or negative edge of a boolean signal
- > Is reactivated whenever any of the inputs it is sensitive to changes.
  - > Once an asynchronous thread process is reactivated:
    - > Instructions are executed infinitely fast (in terms of internal simulation time) until the next occurrence of a wait() statement.
    - > Instructions are executed in order.
    - > The next time the process is reactivated execution will continue after the wait() statement.



### **Asynchronous Thread Process Usage**



# Processes □ SC\_METHOD ☑ SC\_THREAD □ SC\_CTHREAD

- > Asynchronous Thread Process <a href="mailto:scients">SC\_THREAD:</a>
  - May be used to model synchronous AND asynchronous behavior (even in the same process).
  - > Most useful at higher levels of abstraction (esp. with SystemC 2.0)
  - Has to be replaced by asynchronous function or synchronous thread process during refinement.
  - > May be used in test benches.

### **Timing Control Statements**



- > Implement synchronization and writing of signals in processes.
  - wait() suspends execution of the process until the process is invoked again.

| 110063363    |
|--------------|
| □ SC METHOD  |
| ☑ SC THREAD  |
| ☑ SC_CTHREAD |

- > If *no* timing control statement used:
  - > Process executes in zero time.
  - > Outputs are never visible.
- > To write to an output signal, a process needs to invoke a timing control statement.
- > Multiple interacting synchronous processes must have at least one timing control statement in every path.

### **Thread Processes: wait() Function**



**Processes** 

☐ SC METHOD **☑ SC THREAD ☑ SC CTHREAD** 

> wait() may be used in both SC THREAD and SC CTHREAD processes but NOT in an SC\_METHOD process (block).

- > wait() suspends execution of the process until the process is invoked again.
- > wait(<pos\_int>) may be used to wait for a certain number of cycles (SC CTHREAD only).
- > In Synchronous process (SC\_CTHREAD)
  - > Statements before the wait() are executed in one cycle.
  - > Statements after the wait() are executed the next cycle.
- > In Asynchronous process (SC THREAD)
  - > Statements before the wait() are executed in last event.
  - > Statements after the wait() are executed the next event.

```
Examples:
wait(); // waits 1 cycle in synchronous process
wait(4); // waits 4 cycles in synchronous process
wait(4); //ERROR!! in Asynchronous process
```



### **SC\_THREAD**



```
SC MODULE( my module ) {
 sc in clk clk;
 sc_in<bool> reset_n;
 sc in<int> in1;
 sc in<int> in2;
 sc out<int> out1;
 sc_out<int> out2;
 sc_signal<int> sig1;
 sc_signal<int> sig2;
 int internal;
 void proc2();
 SC_CTOR( my_module ) {
  SC_THREAD( proc2 );
  sensitive << in2 << sig2;
```

```
void my_module::proc2()
{
    // start-up functionality goes here
    int inc = 1;

while(1) {
    out1.write(in2.read() + sig2 + inc);
    ++inc;
    wait();
}
}
```

**Processes** 

☐ SC\_METHOD

✓ SC\_THREAD□ SC CTHREAD

State of internal variables is preserved => the value of inc is incremented by one each time the process is reactivated.

### **Sync. Thread Processes Characteristics - 1**



- > Synchronous process SC\_CTHREAD:
  - > Sensitive only to one edge of one and only one clock
    - > Called the *active edge*
  - > Special case of a SC\_THREAD process
    - > Cannot use multiple clocks with a synchronous process
  - > Triggered only at active edge of its clock
    - > Therefore inputs are sampled only at the active edge.
  - > It is not triggered if inputs other than the clock change.
  - > Models the behavior of unregistered inputs and registered outputs

### **Sync. Thread Processes Characteristics - 2**



- > Synchronous process SC\_CTHREAD:
  - > Once invoked the statements execute until a wait() statement is encountered.
  - > At the wait() statement, the process execution is suspended
  - > At the next execution, process execution starts from the statement after the wait() statement
  - > Local variables defined in the process function are saved each time the process is suspended.





Tip: Use wait(<pos\_int>); to wait for multiple clock cycles.

### **Synchronous Thread Process: I/O Timing**





| Processes                            |   |
|--------------------------------------|---|
| ☐ SC_METHOD ☐ SC_THREAD ☑ SC_CTHREAI | ) |
|                                      |   |

| clock |    |    |
|-------|----|----|
| in1 [ | 1  | 35 |
| in2 [ | 13 | 18 |
| out   |    | 14 |

SystemC 1.0.x



SystemC 2.0



### **Synchronous Thread Process Usage**



- > Synchronous Thread Process SC\_CTHREAD:
  - > Useful for high level synthesis.
  - > Modeling of synchronous systems.
  - > Modeling of sequential logic.
  - Models the behavior of a block with unregistered inputs and registered outputs.
  - > Useful for modeling drivers in test benches.



### SC\_CTHREAD



```
SC_MODULE( my_module ) {
 sc in clk clk;
 sc_in<bool> reset_n;
 sc in<int> in1;
 sc_in<int> in2;
 sc out<int> out1;
 sc out<int> out2;
 sc_signal<int> sig1;
 sc_signal<int> sig2;
 int internal;
 void proc3();
 SC_CTOR( my_module ) {
  SC_CTHREAD( proc3, clk.pos() );
```

```
void my_module::proc3()
{
    // start-up functionality goes here
    int inc = 1;

while(1) {
    out2.write(inc);
    sig2 = sig2 + inc;
    ++inc;
    wait();
}
}
```

#### **Processes**

- □ SC\_METHOD
- ☐ SC\_THREAD
- ☑ SC\_CTHREAD

State of internal variables is preserved => the value of inc is incremented by at each positive clock edge.

## **Agenda**



| Unit | Topic                        |                            |  |
|------|------------------------------|----------------------------|--|
| 2    | Language Elements of SystemC |                            |  |
|      | 2.1                          | Data Types                 |  |
|      | 2.1                          | Modules, Ports and Signals |  |
|      | 2.2                          | Processes                  |  |
|      | 2.3                          | Hierarchy                  |  |

### **Modeling Hierarchy - Overview**



- > Systems are modeled hierarchically
  - > SystemC has to provide a mechanism for hierarchy
- > Solution
  - > Modules may contain instances of other modules







### **Modeling Hierarchy - Define Internal Signals**



```
SC_MODULE(top)
{
    sc_in<int> in;
    sc_out<int> out;

    sc_signal<int> sig;

    sub_a* inst1;
    sub_b* inst2;
    ....
};
```

- Define member variables for all the internal signals that are needed to connect the child module's ports to each other.
- Note: a port of the parent module is directly bound to a port of the child module (no signal needed).

```
SC_MODULE
{
□ Ports
□ Signals
□ Variables
□ Constructor
□ Processes
☑ Modules
};
```



### **Modeling Hierarchy - Define Pointers**



```
SC_MODULE(top)
{
    sc_in<int> in;
    sc_out<int> out;

    sc_signal<int> sig;

    sub_a* inst1;
    sub_b* inst2;
    ....
};
```

 Define member variables that are pointers to the child module's class for all instances





### **Modeling Hierarchy - Create Instances**



```
SC_CTOR {
  inst1 = new sub_a("inst_1");
  inst2 = new sub_b("inst_2");

  (*inst1).a_out(sig);
  (*inst1).a_in(in);

  (*inst2)(sig, b_out);
}
```

- Create the child module instances within the parent module's constructor using the C++ keyword new.
- An arbitrary name is given to the module instances. It is good practice to use the name of the instance variable.





### **Modeling Hierarchy - Connect Ports and Signals**



SC MODULE

□ Ports

□ Signals

□ Variables

□ Constructor

□ Processes

**Modules** 

**}**;

```
SC_CTOR {
  inst1 = new sub_a("inst_1");
  inst2 = new sub_b("inst_2");

  (*inst1).a_out(sig);
  (*inst1).a_in(in);

  (*inst2)(sig, b_out);
}
```

- Connect ports of child modules to one another with internal signals.
- Connect ports of the parent module to ports of the child module using direct port-toport connection. A signal MUST NOT be used.
- Mapping by name is recommended.
- Mapping by position may also be used.







| Unit | Topic                        |  |
|------|------------------------------|--|
| 1    | Why C-based Design Flow      |  |
| 2    | Language Elements of SystemC |  |
| 3    | SystemC and Synthesis        |  |
| 4    | Simple Example               |  |
| 5    | Resources                    |  |

### **SystemC Design Flow**





### **Available Functionality and Tools**



- System/Architectural Level
  - > channels, interfaces, events, master-slave comm. library (all beta)
- > Behavioral
  - > synthesis to netlist
- > RTL
  - > synthesis to netlist
- Software
  - abstract RTOS (not yet available)

### **Refinement for Synthesis**



#### > Refine Structure

- > use signals for I/F
- > partition into synthesizable blocks
- > restrict to synthesizable language subset

#### > Refine Control

- > specify throughput/latency
- > specify I/O protocol

#### > Refine Data

- restrict to physically meaningful data types (no abstract data)
- > specify bit width



### **Behavioral Modeling - System**





### **Behavioral Modeling - Module**



```
SC_MODULE(fir) {
  sc_in_clk clk;
  sc_in<bool> reset;
  sc_in<T_DATA> in;
  sc_in<bool> in_data_valid;
  sc_out<T_DATA> out;
  sc_out<bool> out_data_valid;
  ...
  SC_CTOR(fir) {
    SC_CTHREAD(fir_process, clk.pos());
  ...
}
};
```

#### >Interface cycle accurate

- > ports and signals
- > synthesizable data types
- > introduction of a clock

#### >Rest of module

- > algorithmic
- > clocked (SC\_CTHREAD)
- restriction to synthesizable SystemC subset

#### >Behavioral Code may utilize

- > functions to reduce code complexity
- > loops
- > conditional statements
- no abstract data types for ports/signals
- > only synthesizable subset of SystemC

### **RT Level Modeling - System**





Integrierte Schaltungen

### **RT Level Modeling - Module**



```
SC MODULE(fir) {
sc in clk clk;
sc in<bool> reset;
sc in<T DATA> in;
sc in<bool> in data valid;
sc out<T DATA> out;
sc out<bool> out data valid;
sc signal<T STATE> state curr, state nxt;
SC CTOR(fir) {
  SC METHOD(fir);
  sensitive << state_curr << in;
  SC METHOD(fsm);
  sensitive << state curr << data valid;
  SC METHOD(reg);
  sensitive pos << clk;
  sensitive << reset;
```

#### >Interface cycle accurate

- > ports and signals
- > synthesizable data types
- > introduction of a clock

#### >Rest of module

- > cycle accurate
- > sequential and combinational logic (SC\_METHOD)
- restriction to synthesizable SystemC subset

#### >RTL Code may utilize

- > functions to reduce code complexity
- > loops
- > conditional statements
- no abstract data types for ports/signals
- > only synthesizable subset of SystemC



| Unit | Topic                        |  |
|------|------------------------------|--|
| 1    | Why C-based Design Flow      |  |
| 2    | Language Elements of SystemC |  |
| 3    | SystemC and Synthesis        |  |
| 4    | Simple Example               |  |
| 5    | Resources                    |  |

## **Simple Example - Overview**







### **Simple Example - Simulation Model**



```
// header file adder.h
typedef int T_ADD;

SC_MODULE(adder) {
    // Input ports
    sc_port<sc_fifo_in_if<T_ADD> > in1;
    sc_port<sc_fifo_in_if<T_ADD> > in2;

    // Output ports
    sc_port<sc_fifo_out_if<T_ADD> > in2;

    // Constructor
    SC_CTOR(adder){
        SC_THREAD(main);
    }

    // Functionality of the process
    void main();
};
```





Integrierte Schaltungen

### **Simple Example - Simulation Model**



```
// Implementation file adder.cpp
#include "systemc.h"
#include "adder.h"

void adder::main()
{
   while (true) {
     out->write(in1->read() + in2->read());
     // assign a run-time to process
     wait(10, SC_NS);
   }
}
```





Fraunhofer Institut

### Simple Example - Behavioral Level



```
// header file adder.h
typedef sc_int<8> T_ADD;
SC_MODULE(adder) {
   // Clock introduced
   sc in clk
                    clk;
   // Input ports
   sc in<T ADD>
                    in1;
   sc in<T ADD>
                    in2;
   // Output port
   sc out<T ADD>
                    out;
   // Constructor
   SC CTOR(adder){
      SC CTHREAD(main, clk.pos());
   // Functionality of the process
   void main();
};
```



### Simple Example - Behavioral Level



```
// Implementation file adder.cc
#include "systemc.h"
#include "adder.h"
void adder::main()
    // initialization
    T ADD in1 = 0;
    T_ADD _in2 = 0;
    T_ADD _out = 0;
    out.write( out);
    wait();
    // infinite loop
    while(1) {
         __in1 = in1.read();
         in2 = in2.read();
         __out = __in1 + __in2;
         out.write( out);
         wait();
```



Integrierte Schaltungen

### **Simple Example - RT Level**



```
header file adder.h
typedef sc_int<8> T_ADD;
SC MODULE(adder) {
   // Clock introduced
   sc in clk
                    clk:
   // Input ports
   sc in<T ADD>
                    in1;
   sc in<T ADD>
                    in2;
   // Output port
   sc out<T ADD>
                    out;
   // internal signal
   sc_signal<T_ADD> sum;
   // Constructor
   SC CTOR(adder){
      SC METHOD(add);
      sensitive << in1 << in2;
      SC METHOD(reg);
      sensitive_pos << clk;</pre>
   // Functionality of the process
   void add();
   void reg();
};
```



IIS

Integrierte Schaltungen

Fraunhofer Institut

### **Simple Example - RT Level**



```
// Implementation file adder.cc
#include "systemc.h"
#include "adder.h"

void adder::add()
{
    T_ADD __in1 = in1.read();
    T_ADD __in2 = in2.read();

    sum.write( __in1 + __in2 );
}

void adder::reg()
{
    out.write( sum );
}
```





Integrierte Schaltungen

### **Simple Example - Screenshot**







| Unit | Topic                        |  |
|------|------------------------------|--|
| 1    | Why C-based Design Flow      |  |
| 2    | Language Elements of SystemC |  |
| 3    | SystemC and Synthesis        |  |
| 4    | Simple Example               |  |
| 5    | Resources                    |  |

### **SystemC Web Site**





#### www.systemc.org

- >download
- >news
- >forum (mailing list)
- >FAQs

### **Training in Europe**





- > For SystemC training in Munich, Erlangen, or on-site look at:
  - > http://www.iis.fhg.de/kursbuch/kurse/systemc.html
- > Next scheduled training: Nov 21-23 in Munich, Germany

